# Report for Backend Module of Mixed-Signal IC

Team-SuperKings

Member 1- Priyansh Singh 210775

Member2- Anand Gaurav 231040014

### 1. Introduction

This project aims to design a backend module for a mixed-signal IC that manages initialization and dynamic control of analog components such as an operational amplifier (opamp), ring oscillator, temperature sensor, ADC, and core logic. The backend ensures correct startup sequencing, gain configuration, and adaptive bias control based on temperature readings.

# 2. Design Overview

The backend interfaces with an external FPGA controller and ensures smooth chip initialization. It controls various modules through outputs, manages gain configuration via serial data, and adjusts bias and clock frequency based on ADC outputs.

### 2.1 Inputs and Outputs

#### Inputs:

- i\_resetbAll: Active low reset for the entire chip.
- i\_clk: 500 MHz main clock.
- i\_sclk: Serial clock for gain configuration.
- i\_sdin: Serial data input.
- i\_RO\_clk: Ring oscillator output.
- i\_ADCout[3:0]: ADC output from the temperature sensor.

#### Outputs:

- o\_ready: Signals completion of startup.
- o\_resetb\_amp: Active low reset for the opamp.
- o\_gain[2:0]: Controls the opamp gain.
- o\_Ibias\_2x: Controls opamp bias current.
- o\_enableRO: Enables the ring oscillator.
- o\_resetb\_core: Active low reset for the core logic.
- o\_core\_clk: Clock signal to core logic.

# 3. Functional Breakdown

# 3.1 State Machine Design

The backend follows a Finite State Machine (FSM) with 8 states:

- 1. RESET: All outputs and registers reset.
- 2. WAIT\_SERIAL: Wait for serial data input.
- 3. ENABLE\_RO: Enable the ring oscillator.
- 4. WAIT\_RO: Waits for 5 clock cycles after enabling the oscillator.
- 5. CHECK\_ADC: Checks the ADC output and configures bias settings
- 6. ENABLE\_MODULES: Enable opamp and core logic.
- 7. WAIT\_MODULES: Waits for 5 clock cycles after enabling modules
- 8. READY: Set o\_ready and monitor ADC continuously.

### 3.2 Serial Data Handling

The module captures 5 bits of serial data (d0-d4). Only d2, d3, and d4 are used to configure the 3-bit opamp gain (o\_gain). A shift register receives data on the rising edge of i\_sclk.

### 3.3 ADC Moving Average Filter

A 4-tap moving average filter smooths ADC output:

ADCavg=(ADCout[0]+ADCout[1]+ADCout[2]+ADCout[3])/4

#### Bias and Clock Control:

- ADCavg ≤ 12: o\_lbias\_2x = 0 (normal bias), o\_core\_clk = i\_clk
- ADCavg > 12: o\_lbias\_2x = 1 (double bias), o\_core\_clk = i\_clk/4
- 8 ≤ ADCavg ≤ 12: Hold current values

The design and functionalities of various parts of the code and debugging to get the final code involved efforts by both the team members equally. With Priyansh Singh focussing more on the state machine design(3.1),clock control and report making, and Anand Gaurav focussing more on serial data handling(3.2) and ADC filter(3.3).

# 4. Startup Sequence Implementation with waveform:

The startup sequence follows these steps:

When i\_resetbAll = 0, all outputs of the backend should be pulled to 0. All internal registers should be either set or reset. When i\_resetbAll becomes 1, the start up sequence is initiated.



Wait for serial data, configure o\_gain.

Enable ring oscillator (o\_enableRO = 1).

Wait 5 clock cycles.

Compute ADC average, set o\_Ibias\_2x (going to 1 this time) and o\_core\_clk accordingly.



(this gain 110 is obtained by using the sample FPGA file uploaded in the resources)

Release o\_resetb\_amp and o\_resetb\_core.

Wait another 5 clock cycles.

Set o\_ready = 1.

Monitor ADC continuously for temperature changes.





Reset all outputs (o\_resetb\_amp, o\_resetb\_core, o\_ready = 0) with i\_resetbAll going to 0.

## 5. Conclusion

The backend module successfully handles the startup sequence, gain configuration, temperature-based bias control, and dynamic clock adjustment. The FSM ensures proper synchronization between serial data reception, ADC filtering, and module enablement. Continuous monitoring keeps the system adaptive to temperature changes.